CPE 323:
MSP430 Serial Communication

Aleksandar Milenkovic
Electrical and Computer Engineering
The University of Alabama in Huntsville

milenka@ece.uah.edu
http://www.ece.uah.edu/~milenka
Outline

• Introduction
• UART: Universal Asynchronous Receiver/Transmitter
• UART Demo
• RS232
• SPI
• I²C
Communication in Embedded Systems

- Sense => Process => Store/Memorize => Communicate => Act
- Internet-of-Things (connected things)
  - Transportation, Home, Infrastructure in Cities, ...
- How to communicate with the development workstation?
  - Inter board comm. (several feet)
- How to communicate with other components on-board?
  - Inter-chip comm. (several millimeters)
Inter-chip Communication

• Parallel vs. Serial
  • Metrics: Cost, Bandwidth, Latency

• Types of communication
  • Duplex
  • Half-duplex
  • Simplex

• Handshaking
  • RDY (ready data)
  • ACK (acknowledge data)
Handshaking Example

- Simplex communication (from A to B)
- Handshaking in time
  - A: set data
  - A: set Rdy
  - B: get data
  - B: set Ack
  - A: de-assert Rdy, Data
  - B: de-assert Ack
Serial Communication

• Common types of serial communication
  • Asynchronous serial communication (UART – Universal Asynchronous Receiver/Transmitter)
  • Serial Peripheral Interface (SPI)
  • Inter-integrated circuit (I²C) bus
MSP430 Comm. Peripherals

- Universal Serial Interface (USI)
  - Small module (F20x2, F20x3 devices)
  - SPI and I²C (needs some help from SW)
- Universal Serial Communication Interface (USCI)
  - Contains two channels USCI_A, USCI_B
  - USCI_A: UART, IrDA, SPI
  - USCI_B: SPI, I²C
- Universal Synchronous/Asynchronous Receiver/Transmitter (USART)
  - UART, SPI (and I²C in some devices)
Asynchronous Serial Communication

- Popular in embedded systems (uart)
- Single wire for each direction (RxD, TxD) and common ground (Gnd)
- Duplex link (data can be sent simultaneously in both directions)
Asynchronous Serial Interface

• Asynchronous
  • Transmitted and received data are not synchronized over any extended period of time
  • No synchronization between receiver and transmitter clocks

• Serial
  • Usually character oriented
  • Data stream divided into individual bits at the transmitter side
  • Individual bits are grouped into characters at the receiving side

• Information is usually transmitted as ASCII-encoded characters
  • 7 or 8 bits of information plus control bits
How does it work?
Transmitter wants to send a byte to Receiver

1. Microcontroller (T side): Writes the byte into the Transmit Data Buffer (visible to the programmer) of the Serial I/O interface

2. Serial I/O interface (T side): Loads the data from the Transmit Data Buffer into a shift register (parallel-in/serial-out); The data are shifted out of this register using $T_{\text{BITCLOCK}}$ clock signal

3. Serial I/O interface (R side): The data from a single transmission line that goes from device T to device R are shifted in the serial-in/parallel out shift register. The data is shifted on every $R_{\text{BITCLOCK}}$ cycle. It is assumed that $T_{\text{BITCLOCK}} = R_{\text{BITCLOCK}}$

4. Serial I/O interface (R side): When all 8 bits are received in the shift register, the data is transferred to the Receive Data Buffer in parallel.

5. Microcontroller (R side): Reads the byte from the Receive Data Buffer (visible to the programmer) of the Serial I/O interface.
Format of Data

- Data are sent in relatively short frames (typically 1 byte)
- Logic levels: Logic one – MARK, Logic zero – SPACE
- If nothing to transmit, the transmitter holds the MARK level
- Start bit: to mark the beginning of a new character, the line changes from the mark to the space level for one bit time. This synchronizes the transmitter and receiver. When the receiver detects the start bit, it knows to start clocking in the serial data bits.
- Data bits: any number of bits can be theoretically sent. In practice, it is between 5 and 8 bits.
- Parity bit: 7 bits are needed to encode a character. Most UARTS allow 8 bits to be sent. The parity bit is added to the data to make the total of ones odd (ODD parity) or even (EVEN parity). The parity bit is used to detect possible errors in the data stream.
- Stop bit: The stop bit is added at the end of the data bits. This gives at least one bit time period between successive characters. Some systems require 2 or more stop bits.
Format of Data

- Line idles high (MARK)
- Character format
  - ST: Start bit (low, SPACE)
  - 7, 8 data bits (D0-D7), LSB goes first
  - SP: one stop bit (high, MARK)
- Baud rate: bits/sec

![Diagram of character format]
How does asynchronous comm. work?

- Transmitter and receiver run independently (no clock is shared)
- How do we synchronize them?
- Clock at the receiver side must run faster than the baud rate (e.g., 16x)
- Basic procedure for receiving a frame
  - 1. When falling edge of ST bit is detected, the receiver clock samples the input line half-way through the bit (be sure that is true ST bit)
  - 2. Sample the input after a half bit period to confirm the valid start bit
  - 3. Sample the input after the next bit period (lsb bit)
  - 4. Repeat this until all 8 bits are received
  - 5. Wait a further bit period and check that the input is high as expected (SP bit). Indicate a framing error if no valid stop bit is detected.
MSP430 USCI in UART mode

- 7- or 8-bit data with odd, even, or non-parity
- Independent transmit and receive shift registers
- Separate transmit and receive buffer registers
- LSB-first or MSB-first data transmit and receive
- Built-in idle-line and address-bit communication protocols for multiprocessor systems
- Receiver start-edge detection for auto-wake up from LPMx modes
- Programmable baud rate with modulation for fractional baud rate support
- Status flags for error detection and suppression
- Status flags for address detection
- Independent interrupt capability for receive and transmit
Receive data buffer: UC0RXBUF
Transmit data buffer: UCA0TXBUF
Baud rate registers: UC0BR0, UC0BR1, Modulator
USCI Initialization Process

1) Set UCSWRST
   (BIS.B #UCSWRST,&UCAxCTL1)

2) Initialize all USCI registers with UCSWRST = 1 (including UCAxCTL1)

3) Configure ports

4) Clear UCSWRST via software
   (BIC.B #UCSWRST,&UCAxCTL1)

5) Enable interrupts (optional) via UCAxRXIE and/or UCAxTXIE
### USCI Registers: UART mode

#### Table 19–6. USCI_A0 Control and Status Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Short Form</th>
<th>Register Type</th>
<th>Address</th>
<th>Initial State</th>
</tr>
</thead>
<tbody>
<tr>
<td>USCI_A0 control register 0</td>
<td>UCA0CTL0</td>
<td>Read/write</td>
<td>060h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 control register 1</td>
<td>UCA0CTL1</td>
<td>Read/write</td>
<td>061h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_A0 Baud rate control register 0</td>
<td>UCA0BR0</td>
<td>Read/write</td>
<td>062h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Baud rate control register 1</td>
<td>UCA0BR1</td>
<td>Read/write</td>
<td>063h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 modulation control register</td>
<td>UCA0MCTL</td>
<td>Read/write</td>
<td>064h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 status register</td>
<td>UCA0STAT</td>
<td>Read/write</td>
<td>065h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Receive buffer register</td>
<td>UCA0RXBUF</td>
<td>Read</td>
<td>066h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Transmit buffer register</td>
<td>UCA0TXBUF</td>
<td>Read/write</td>
<td>067h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Auto Baud control register</td>
<td>UCA0ABCTL</td>
<td>Read/write</td>
<td>05Dh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 IrDA Transmit control register</td>
<td>UCA0IRTCCTL</td>
<td>Read/write</td>
<td>05Eh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 IrDA Receive control register</td>
<td>UCA0IRRCTL</td>
<td>Read/write</td>
<td>05Fh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>SFR interrupt enable register 2</td>
<td>IE2</td>
<td>Read/write</td>
<td>001h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>SFR interrupt flag register 2</td>
<td>IFG2</td>
<td>Read/write</td>
<td>003h</td>
<td>00Ah with PUC</td>
</tr>
</tbody>
</table>
## Receive Error Conditions

**Table 19–1. Receive Error Conditions**

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing error</td>
<td>UCFE</td>
<td>A framing error occurs when a low stop bit is detected. When two stop bits are used, both stop bits are checked for framing error. When a framing error is detected, the UCFE bit is set.</td>
</tr>
<tr>
<td>Parity error</td>
<td>UCPE</td>
<td>A parity error is a mismatch between the number of 1s in a character and the value of the parity bit. When an address bit is included in the character, it is included in the parity calculation. When a parity error is detected, the UCPE bit is set.</td>
</tr>
<tr>
<td>Receive overrun</td>
<td>UCOE</td>
<td>An overrun error occurs when a character is loaded into UCAxRXBUF before the prior character has been read. When an overrun occurs, the UCOE bit is set.</td>
</tr>
<tr>
<td>Break condition</td>
<td>UCBRK</td>
<td>When not using automatic baud rate detection, a break is detected when all data, parity, and stop bits are low. When a break condition is detected, the UCBRK bit is set. A break condition can also set the interrupt flag UCAxRXIFG if the break interrupt enable UCBRKIE bit is set.</td>
</tr>
</tbody>
</table>
USCI_A Configuration

- **UXA0CTL0**
  - UCSYNC = 0 (async. mode)
  - UCMODEExx
    - 00 – standard UART mode
    - 01 or 10 – multiprocessor modes
    - 11 - automatic baud rate detection (LIN)

- **Baud rate setting**
  - BRCLK – the input clock (ACLK, SMCLK, UCLK)
  - BITCLK – \( f_{BITCLK} = f_{Baud} \)
  - BITCLK16 – \( f_{BITCLK16} = 16*f_{BITCLK} \)

- **Challenge:** BITCLK is rarely close to being perfect factor of BRCLK

CPE 323 Intro to Embedded Computer Systems
USCI_A Configuration: Baud Rate

- Oversampling mode, UCOS16 = 1
  - BRCLK is first divided to give BITCLK16, which is further divided by a factor of 16

- Low frequency mode, UCOS16 = 0
  - BRCLK if used directly as the sampling clock and is divided to give BITCLK

- BRCLK division
  - UCA0BR0 and UCA0BR1: provides main divider
  - UCBRFx: modulates the divider that gives BITCLK16 in oversampling mode
  - UCBRSx: modulates the divider that gives BITCLK
Oversampling Mode (UCOS16=1)

• Assume: \( f_{\text{baud}} = 9600 \, \text{Hz}, \ f_{\text{BRCLK}} = 2^{20} \, \text{Hz} \)
  
  • \( f_{\text{BIT16CLK}} = 16 \times f_{\text{baud}} = 153.6 \, \text{KHz} \)

• \( N = f_{\text{BRCLK}} / f_{\text{baud}} = 109.22 > 16 \)

• \( N/16 = 109.22/16 = 6.83 \)

• \( \text{UCBRx} = \text{INT}(N/16) = 6 \)

• \( \text{UCBRFx} = \text{round} \left( (N/16 - \text{INT}(N/16)) \times 16 \right) = 13 \)

• => 13 BITCLK16 cycles will have 7 (or \( N+1 \) in general) BRCLK clocks and 3 BITCLK16 cycles will have 6 (or \( N \) in general) BRCLK clocks
### Commonly Used Baud Rates (UCOS16=1)

<table>
<thead>
<tr>
<th>BRCLK frequency [Hz]</th>
<th>Baud Rate [Baud]</th>
<th>UCBRx</th>
<th>UCBRSx</th>
<th>UCBRFx</th>
<th>Max. TX Error [%]</th>
<th>Max. RX Error [%]</th>
</tr>
</thead>
<tbody>
<tr>
<td>1,000,000</td>
<td>9600</td>
<td>6</td>
<td>0</td>
<td>8</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>1,000,000</td>
<td>19200</td>
<td>3</td>
<td>0</td>
<td>4</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>1,048,576</td>
<td>9600</td>
<td>6</td>
<td>0</td>
<td>13</td>
<td>-2.3</td>
<td>0</td>
</tr>
<tr>
<td>1,048,576</td>
<td>19200</td>
<td>3</td>
<td>1</td>
<td>6</td>
<td>-4.6</td>
<td>3.2</td>
</tr>
<tr>
<td>4,000,000</td>
<td>9600</td>
<td>26</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0.9</td>
</tr>
<tr>
<td>4,000,000</td>
<td>19200</td>
<td>13</td>
<td>0</td>
<td>0</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>4,000,000</td>
<td>38400</td>
<td>6</td>
<td>0</td>
<td>8</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>4,000,000</td>
<td>57600</td>
<td>4</td>
<td>5</td>
<td>3</td>
<td>-3.5</td>
<td>3.2</td>
</tr>
<tr>
<td>4,000,000</td>
<td>115200</td>
<td>2</td>
<td>3</td>
<td>2</td>
<td>-2.1</td>
<td>4.8</td>
</tr>
<tr>
<td>8,000,000</td>
<td>9600</td>
<td>52</td>
<td>0</td>
<td>1</td>
<td>-0.4</td>
<td>0</td>
</tr>
<tr>
<td>8,000,000</td>
<td>19200</td>
<td>26</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0.9</td>
</tr>
<tr>
<td>8,000,000</td>
<td>38400</td>
<td>13</td>
<td>0</td>
<td>0</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>8,000,000</td>
<td>57600</td>
<td>8</td>
<td>0</td>
<td>11</td>
<td>0</td>
<td>0.88</td>
</tr>
<tr>
<td>8,000,000</td>
<td>115200</td>
<td>4</td>
<td>5</td>
<td>3</td>
<td>-3.5</td>
<td>3.2</td>
</tr>
<tr>
<td>8,000,000</td>
<td>230400</td>
<td>2</td>
<td>3</td>
<td>2</td>
<td>-2.1</td>
<td>4.8</td>
</tr>
<tr>
<td>12,000,000</td>
<td>9600</td>
<td>78</td>
<td>0</td>
<td>2</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12,000,000</td>
<td>19200</td>
<td>39</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12,000,000</td>
<td>38400</td>
<td>19</td>
<td>0</td>
<td>8</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>12,000,000</td>
<td>57600</td>
<td>13</td>
<td>0</td>
<td>0</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>12,000,000</td>
<td>115200</td>
<td>6</td>
<td>0</td>
<td>8</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>12,000,000</td>
<td>230400</td>
<td>3</td>
<td>0</td>
<td>4</td>
<td>-1.8</td>
<td>0</td>
</tr>
</tbody>
</table>
Low-frequency Mode (UCOS16=0)

- Use when $f_{BRCLK} < 16 \cdot f_{baud}$
- E.g., ACLK = 32,768 Hz, $f_{baud} = 9,600$ Hz
- $N = \frac{f_{BRCLK}}{f_{baud}} = 3.41 \Rightarrow$ cannot make the length of each BITCLK correct
- $UCBRx = \text{INT}(N) = 3$
- $UCBRSx = \text{round}( (N - \text{INT}(N)) \cdot 8) = \text{round}((3.41 - 3) \cdot 8) = 3$
- 5 bits ($8 - UCBRSx$) with duration 3 BRCLK (or N in general), UCBRSx bits with duration of 4 (or N+1 in general) BRCLK (~3.4 average)
# Commonly Used Baud Rates (UCOS16=0)

<table>
<thead>
<tr>
<th>BRCLK Frequency [Hz]</th>
<th>Baud Rate [Baud]</th>
<th>UCBRx</th>
<th>UCBRSx</th>
<th>UCBRFx</th>
<th>Max TX Error [%]</th>
<th>Max RX Error [%]</th>
</tr>
</thead>
<tbody>
<tr>
<td>32,768</td>
<td>1200</td>
<td>27</td>
<td>2</td>
<td>0</td>
<td>-2.8</td>
<td>1.4</td>
</tr>
<tr>
<td>32,768</td>
<td>2400</td>
<td>13</td>
<td>6</td>
<td>0</td>
<td>-4.8</td>
<td>6.0</td>
</tr>
<tr>
<td>32,768</td>
<td>4800</td>
<td>6</td>
<td>7</td>
<td>0</td>
<td>-12.1</td>
<td>5.7</td>
</tr>
<tr>
<td>32,768</td>
<td>9600</td>
<td>3</td>
<td>3</td>
<td>0</td>
<td>-21.1</td>
<td>15.2</td>
</tr>
<tr>
<td>1,000,000</td>
<td>9600</td>
<td>104</td>
<td>1</td>
<td>0</td>
<td>-0.5</td>
<td>0.6</td>
</tr>
<tr>
<td>1,000,000</td>
<td>19200</td>
<td>52</td>
<td>0</td>
<td>0</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>1,000,000</td>
<td>38400</td>
<td>26</td>
<td>0</td>
<td>0</td>
<td>-1.8</td>
<td>0</td>
</tr>
<tr>
<td>1,000,000</td>
<td>57600</td>
<td>17</td>
<td>3</td>
<td>0</td>
<td>-2.1</td>
<td>4.8</td>
</tr>
<tr>
<td>1,000,000</td>
<td>115200</td>
<td>8</td>
<td>6</td>
<td>0</td>
<td>-7.8</td>
<td>6.4</td>
</tr>
<tr>
<td>1,048,576</td>
<td>9600</td>
<td>109</td>
<td>2</td>
<td>0</td>
<td>-0.2</td>
<td>0.7</td>
</tr>
<tr>
<td>1,048,576</td>
<td>19200</td>
<td>54</td>
<td>5</td>
<td>0</td>
<td>-1.1</td>
<td>1.0</td>
</tr>
<tr>
<td>1,048,576</td>
<td>38400</td>
<td>27</td>
<td>2</td>
<td>0</td>
<td>-2.8</td>
<td>1.4</td>
</tr>
<tr>
<td>1,048,576</td>
<td>57600</td>
<td>18</td>
<td>1</td>
<td>0</td>
<td>-4.6</td>
<td>3.3</td>
</tr>
<tr>
<td>1,048,576</td>
<td>115200</td>
<td>9</td>
<td>1</td>
<td>0</td>
<td>-1.1</td>
<td>10.7</td>
</tr>
<tr>
<td>4,000,000</td>
<td>9600</td>
<td>416</td>
<td>6</td>
<td>0</td>
<td>-0.2</td>
<td>0.2</td>
</tr>
<tr>
<td>4,000,000</td>
<td>19200</td>
<td>208</td>
<td>3</td>
<td>0</td>
<td>-0.2</td>
<td>0.5</td>
</tr>
<tr>
<td>4,000,000</td>
<td>38400</td>
<td>104</td>
<td>1</td>
<td>0</td>
<td>-0.5</td>
<td>0.6</td>
</tr>
<tr>
<td>4,000,000</td>
<td>57600</td>
<td>69</td>
<td>4</td>
<td>0</td>
<td>-0.6</td>
<td>0.8</td>
</tr>
<tr>
<td>4,000,000</td>
<td>115200</td>
<td>34</td>
<td>6</td>
<td>0</td>
<td>-2.1</td>
<td>0.6</td>
</tr>
<tr>
<td>4,000,000</td>
<td>230400</td>
<td>17</td>
<td>3</td>
<td>0</td>
<td>-2.1</td>
<td>4.8</td>
</tr>
<tr>
<td>8,000,000</td>
<td>9600</td>
<td>833</td>
<td>2</td>
<td>0</td>
<td>-0.1</td>
<td>0</td>
</tr>
<tr>
<td>8,000,000</td>
<td>19200</td>
<td>416</td>
<td>6</td>
<td>0</td>
<td>-0.2</td>
<td>0.2</td>
</tr>
<tr>
<td>8,000,000</td>
<td>38400</td>
<td>208</td>
<td>3</td>
<td>0</td>
<td>-0.2</td>
<td>0.5</td>
</tr>
<tr>
<td>8,000,000</td>
<td>57600</td>
<td>138</td>
<td>7</td>
<td>0</td>
<td>-0.7</td>
<td>0</td>
</tr>
<tr>
<td>8,000,000</td>
<td>115200</td>
<td>69</td>
<td>4</td>
<td>0</td>
<td>-0.6</td>
<td>0.8</td>
</tr>
</tbody>
</table>
# UCAxCTL0

## UCAxCTL0, USCI_Ax Control Register 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>UCPEN</td>
<td>Parity enable</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>UCPAR</td>
<td>Parity select. UCPAR is not used when parity is disabled.</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>5</td>
<td>UCMSB</td>
<td>MSB first select. Controls the direction of the receive and transmit shift register.</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>UC7BIT</td>
<td>Character length. Selects 7-bit or 8-bit character length.</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>3</td>
<td>UCSPB</td>
<td>Stop bit select. Number of stop bits.</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>2–1</td>
<td>UCMODEx</td>
<td>USCI mode. The UCMODEx bits select the asynchronous mode when UCSYNC = 0.</td>
<td>00</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>01</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>10</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>11</td>
</tr>
<tr>
<td>0</td>
<td>UCSYNC</td>
<td>Synchronous mode enable</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
</tbody>
</table>
## UCAxCTL1

### UCAxCTL1, USCI_Ax Control Register 1

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCSSELx</td>
<td>UCRXEIE</td>
<td>UCBRKIE</td>
<td>UCDORM</td>
<td>UCTXADDR</td>
<td>UCTXBRK</td>
<td>UCSWRST</td>
<td></td>
</tr>
<tr>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-1</td>
</tr>
</tbody>
</table>

#### UCSSELx
- **Bits 7-6**: USCI clock source select. These bits select the BRCLK source clock.
  - 00: UCLK
  - 01: ACLK
  - 10: SMCLK
  - 11: SMCLK

#### UCRXEIE
- **Bit 5**: Receive erroneous-character interrupt-enable
  - 0: Erroneous characters rejected and UCAxRXIFG is not set
  - 1: Erroneous characters received will set UCAxRXIFG

#### UCBRKIE
- **Bit 4**: Receive break character interrupt-enable
  - 0: Received break characters do not set UCAxRXIFG.
  - 1: Received break characters set UCAxRXIFG.

#### UCDORM
- **Bit 3**: Dormant. Puts USCI into sleep mode.
  - 0: Not dormant. All received characters will set UCAxRXIFG.
  - 1: Dormant. Only characters that are preceded by an idle-line or with address bit set will set UCAxRXIFG. In UART mode with automatic baud rate detection only the combination of a break and synch field will set UCAxRXIFG.

#### UCTXADDR
- **Bit 2**: Transmit address. Next frame to be transmitted will be marked as address depending on the selected multiprocessor mode.
  - 0: Next frame transmitted is data
  - 1: Next frame transmitted is an address

#### UCTXBRK
- **Bit 1**: Transmit break. Transmits a break with the next write to the transmit buffer. In UART mode with automatic baud rate detection 055h must be written into UCAxTXBBUF to generate the required break/synch fields. Otherwise 0h must be written into the transmit buffer.
  - 0: Next frame transmitted is not a break
  - 1: Next frame transmitted is a break or a break/synch

#### UCSWRST
- **Bit 0**: Software reset enable
  - 0: Disabled. USCI reset released for operation.
  - 1: Enabled. USCI logic held in reset state.
Baud Rate Control Registers

**UCAxBR0, USCI_Ax Baud Rate Control Register 0**

```
<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
```

**UCAxBR1, USCI_Ax Baud Rate Control Register 1**

```
<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
<td>rw</td>
</tr>
</tbody>
</table>
```

**UCBRx**
Clock prescaler setting of the Baud rate generator. The 16-bit value of (UCAxBR0 + UCAxBR1 \times 256) forms the prescaler value.

**UCAxMCTL, USCI_Ax Modulation Control Register**

```
<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
<td>rw-0</td>
</tr>
</tbody>
</table>
```

**UCBRFx**
First modulation stage select. These bits determine the modulation pattern for BITCLK16 when UCOS16 = 1. Ignored with UCOS16 = 0. Table 19–3 shows the modulation pattern.

**UCBRSx**
Second modulation stage select. These bits determine the modulation pattern for BITCLK. Table 19–2 shows the modulation pattern.

**UCOS16**
Bit 0
Overampling mode enabled
0 Disabed
1 Enabled
Demo #1 (Echo a Character)

```c
#include <msp430xG46x.h>

void main(void)
{
    volatile unsigned int i;

    WDTCTL = WDTPW+WDTHOLD; // Stop WDT

    P2SEL |= BIT4 + BIT5; // P4.7,6 = USCI_A0 RXD/TXD
    UCA0CTL1 |= UCSSEL_2; // SMCLK
    UCA0BR0 = 0x09; // 1MHz 115200
    UCA0BR1 = 0x00; // 1MHz 115200
    UCA0MCTL = 0x01; // Modulation
    UCA0CTL1 &= ~UCSWRST; // **Initialize USCI state machine**
    IE2 |= UCA0RXIE; // Enable USCI_A0 RX interrupt

    __BIS_SR(LPM0_bits + GIE); // Enter LPM0, interrupts enabled
}

// Echo back RXed character, confirm TX buffer is ready first
#pragma vector=USCIAB0RX_VECTOR
__interrupt void USCIA0RX_ISR (void)
{
    while(!(IFG2&UCA0TXIFG));
    UCA0TXBUF = UCA0RXBUF; // TX -> RXed character
}
```
Interface Standards

• UART mode for on-board communication
  • Logic levels: VSS (logic 0), VCC (logic 1)
  • Devices share ground and power supply

• Communication between separate devices (e.g., dev. board and PC)
  • Need a standard interface (e.g. RS232)
  • Defines logic levels, connector types, ...

• External circuits are needed to connect MSP430 to an RS-232 port (e.g. RS232 line driver MAX3222 + charge pumps that make $\pm 2 \times V_{CC}$)
RS-232 Interface Standard

- Bi-polar:
  - +3 to +12V (ON, 0-state, or SPACE condition)
  - -3 to –12V (OFF, 1-state, or MARK condition)
- Modern computers accept 0V as MARK
- “Dead area” between –3V and 3V is designed to absorb line noise
- Originally developed as a standard for communication between computer equipment and modems
- From the point of view of this standard:
  - MODEM: data communications equipment (DCE)
  - Computer equipment: data terminal equipment (DTE)
- Therefore, RS-232C was intended for DTE-DCE links (not for DTE-DTE links, as it is frequently used now)
RS-232 Interface Standard

logic input

<table>
<thead>
<tr>
<th>Logic Input</th>
<th>LSB</th>
<th>MSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>Idle</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Start</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Stop</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>Idle (mark)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

+5V

line driver output

+5V

-5V

ASCII “J” 0x4A No parity
RS-232 Interface Standard

- Each manufacturer may choose to implement only a subset of functions defined by this standard
- Two widely used connectors: DB-9 and DB-25
- Three types of link
  - Simplex
  - Half-duplex
  - Full-duplex
- Basic control signals
  - RTS (Request to send): DTE indicates to the DCE that it wants to send data
  - CTS (Clear to send): DCE indicates that it is ready to receive data
  - DSR (Data set ready): indication from the DCE (i.e., the modem) that it is on
  - DTR (Data terminal ready): indication from the DTE that it is on
RS-232 Interface Standard

- Let’s take a look at DB-9
The Minimal RS-232 Function

**DTE to DCE in simplex mode**

DTE

<table>
<thead>
<tr>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
</tbody>
</table>

DCE

<table>
<thead>
<tr>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
</tbody>
</table>

**DTE to DTE in simplex mode**

DTE

<table>
<thead>
<tr>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
</tbody>
</table>

DTE

<table>
<thead>
<tr>
<th>3</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
</tbody>
</table>
The Minimal RS-232 Function

DTE to DCE in full-duplex mode

DTE to DTE in full-duplex mode
The Minimal RS-232 Function

**DTE**

- **TxD**: 2
- **RxD**: 3
- **RTS**: 4
- **CTS**: 5

**DTE to DCE with remote control**

**DCE**

- **RxD**: 2
- **TxD**: 3
- **CTS**: 4
- **RTS**: 5

**DTE to DCE with remote control**

**DTE**

- **TxD**: 2
- **RxD**: 3
- **RTS**: 4
- **CTS**: 5

**DTE**

- **TxD**: 2
- **RxD**: 3
- **RTS**: 4
- **CTS**: 5

**DTE**

- **TxD**: 2
- **RxD**: 3
- **RTS**: 4
- **CTS**: 5
Handshaking Between RTS and CTS
Null Modem

Null-modem simulates a DTE-DCE-DCE-DTE circuit
Serial Peripheral Interface

• Serial Peripheral Interface – SPI
  • It is a synchronous serial data link standard named by Motorola that operates in full duplex mode
  • Devices communicate in master/slave mode where the master device initiates the data frame. Multiple slave devices are allowed with individual slave select (chip select) lines.

• SPI specifies four logic signals
  • SCLK — Serial Clock (output from master)
  • MOSI/SIMO — Master Output, Slave Input (output from master)
  • MISO/SOMI — Master Input, Slave Output (output from slave)
  • SS — Slave Select (active low; output from master)
SPI Mode in USCI: Signal Definition

- **UCxSIMO** Slave in, master out
  - Master mode: UCxSIMO is the data output line
  - Slave mode: UCxSIMO is the data input line

- **UCxSOMI** Slave out, master in
  - Master mode: UCxSOMI is the data input line
  - Slave mode: UCxSOMI is the data output line

- **UCxCLK** USCI SPI clock
  - Master mode: UCxCLK is an output
  - Slave mode: UCxCLK is an input

- **UCxSTE** Slave transmit enable
  - Used in 4-pin mode to allow multiple masters on a single bus. Not used in 3-pin mode.

<table>
<thead>
<tr>
<th>UCMODEx</th>
<th>UCxSTE Active State</th>
<th>UCxSTE</th>
<th>Slave</th>
<th>Master</th>
</tr>
</thead>
<tbody>
<tr>
<td>01</td>
<td>high</td>
<td>0</td>
<td>inactive</td>
<td>active</td>
</tr>
<tr>
<td>10</td>
<td>low</td>
<td>1</td>
<td>inactive</td>
<td>active</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>active</td>
<td>inactive</td>
</tr>
</tbody>
</table>
USCI: SPI Mode

Introduction

UART

UART Demos

RS232

SPI

I²C

Receive State Machine

Receive Buffer UCxRXBUF

Receive Shift Register

Set UCOE

Set UCxRXIFG

UCListen

UCMST

UCxSOMI

0

1

0

UCxCLK

UCCKPL

UCCKPH

Clock Direction, Phase and Polarity

Prescaler/Divider

Bit Clock Generator

UCxBRx

UCSSELx

N/A

00

A CLK

01

S MCLK

10

S MCLK

11

BRCLK

UCMSB

UC7BIT

Transmit Shift Register

Transmit Buffer UCxTXBUF

Transmit State Machine

UCMSB

UC7BIT

UCMODEx

UCxSIMO

UCxSTE

Set UCFE

Set UCxTXIFG
SPI Mode: Initialization Sequence

1) Set UCSWRST (BIS.B #UCSWRST,&UCxCTL1)
2) Initialize all USCI registers with UCSWRST=1 (including UCxCTL1)
3) Configure ports
4) Clear UCSWRST via software (BIC.B #UCSWRST,&UCxCTL1)
5) Enable interrupts (optional) via UCxRXIE and/or UCxTXIE
SPI Master Mode

1) Move data to UCxTXBUF to initiate transfer
2) UCxTXBUF data is moved to the TX shift register when the TX shift register is empty, initiating data transfer on UCxSIMO starting with either the MSB or LSB
3) Data on UCxSOMI is shifted into the receive shift register on the opposite clock edge
4) When the character is received, the receive data is moved from the RX shift register to UCxRXBUF and the receive interrupt flag, UCxRXIFG, is set, indicating the RX/TX operation is complete

(Note #1: A set transmit interrupt flag, UCxTXIFG, indicates that data has moved from UCxTXBUF to the TX shift register and UCxTXBUF is ready for new data. It does not indicate RX/TX completion)

(Note #2: To receive data into the USCI in master mode, data must be written to UCxTXBUF because receive and transmit operations operate concurrently)
4-pin SPI Master Mode

• UCxSTE is used to prevent conflicts with another master and controls the master

• When UCxSTE is in the master-inactive state:
  • UCxSIMO and UCxCLK are set to inputs and no longer drive the bus
  • The error bit UCFE is set indicating a communication integrity violation to be handled by the user
  • The internal state machines are reset and the shift operation is aborted

• If data is written into UCxTXBUF while the master is held inactive by UCxSTE, it will be transmit as soon as UCxSTE transitions to the master-active state.

• If an active transfer is aborted by UCxSTE transitioning to the master-inactive state, the data must be re-written into UCxTXBUF to be transferred when UCxSTE transitions back to the master-active state.
SPI Slave Mode

- UCxCLK is used as the input for the SPI clock and must be supplied by the external master.
- UCxTXBUF moved to the TX shift register before the start of UCxCLK.
- Transmitted on UCxSOMI.
- Data on UCxSIMO is shifted into the receive shift register on the opposite edge of UCxCLK and moved to UCxRXBUF when the set number of bits are received.
- When data is moved from the RX shift register to UCxRXBUF, the UCxRXIFG interrupt flag is set, indicating that data has been received.
- (Note #1: The overrun error bit UCOE is set when the previously received data is not read from UCxRXBUF before new data is moved to UCxRXBUF).
4-pin SPI Slave Mode

- In 4-pin slave mode, UCxSTE is used by the slave to enable the transmit and receive operations and is provided by the SPI master.
- When UCxSTE is in the slave-active state, the slave operates normally.
- When UCxSTE is in the slave-inactive state:
  - Any receive operation in progress on UCxSIMO is halted. UCxSOMI is set to the input direction.
  - The shift operation is halted until the UCxSTE line transitions into the slave transmit active state.
SPI Mode

- When the USCI module is enabled by clearing the UCSWRST bit it is ready to receive and transmit.
- In master mode the bit clock generator is ready, but is not clocked nor producing any clocks.
- In slave mode the bit clock generator is disabled and the clock is provided by the master.
- A transmit or receive operation is indicated by UCBUSY = 1. The UCBUSY flag is set by writing UCxTXBUF in master mode and in slave mode with UCCKPH=1. In slave mode with UCCKPH=0 UCBUSY is set with the first UCLK edge. UCBUSY is reset by the following conditions:
  - In master mode when transfer completed and UCxTXBUF empty.
  - In slave mode with UCCKPH=0 when transfer completed.
  - In slave mode with UCCKPH=1 when transfer completed and UCxTXBUF empty.
- Transmit Enable
  - In master mode, writing to UCxTXBUF activates the bit clock generator and the data will begin to transmit.
  - In slave mode, transmission begins when a master provides a clock and, in 4-pin mode, when the UCxSTE is in the slave-active state.
- Receive Enable
  - The SPI receives data when a transmission is active. Receive and transmit operations operate concurrently.
Serial Clock Control

- UCxCLK is provided by the master on the SPI bus
  - When UCMST = 1, the bit clock is provided by the USCI bit clock generator on the UCxCLK pin. The clock used to generate the bit clock is selected with the UCSSELx bits.
  - When UCMST = 0, the USCI clock is provided on the UCxCLK pin by the master, the bit clock generator is not used, and the UCSSELx bits are don’t care.
- The 16-bit value of UCBRx in the bit rate control registers UCxxBR1 and UCxxBR0 is the division factor of the USCI clock source, BRCLK. The maximum bit clock that can be generated in master mode is BRCLK.
- Modulation is not used in SPI mode and UCAxMCTL should be cleared when using SPI mode for USCI_A. The UCAxCLK/UCBxCLK frequency is given by F(BRCLK)/UCBRx
USCI SPI Timing

- Polarity and phase of UCxCLK can be controlled by UCCKPH and UCCKPL control bits.
## SPI Registers

### Table 20-2 USCI_A0 and USCI_B0 Control and Status Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Short Form</th>
<th>Register Type</th>
<th>Address</th>
<th>Initial State</th>
</tr>
</thead>
<tbody>
<tr>
<td>USCI_A0 control register 0</td>
<td>UCA0CTL0</td>
<td>Read/write</td>
<td>060h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 control register 1</td>
<td>UCA0CTL1</td>
<td>Read/write</td>
<td>061h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_A0 Baud rate control register 0</td>
<td>UCA0BR0</td>
<td>Read/write</td>
<td>062h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Baud rate control register 1</td>
<td>UCA0BR1</td>
<td>Read/write</td>
<td>063h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 modulation control register</td>
<td>UCA0MCTRL</td>
<td>Read/write</td>
<td>064h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 status register</td>
<td>UCA0STAT</td>
<td>Read/write</td>
<td>065h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Receive buffer register</td>
<td>UCA0RXBUF</td>
<td>Read</td>
<td>066h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A0 Transmit buffer register</td>
<td>UCA0TXBUF</td>
<td>Read/write</td>
<td>067h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B0 control register 0</td>
<td>UCB0CTL0</td>
<td>Read/write</td>
<td>068h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_B0 control register 1</td>
<td>UCB0CTL1</td>
<td>Read/write</td>
<td>069h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_B0 Bit rate control register 0</td>
<td>UCB0BR0</td>
<td>Read/write</td>
<td>06Ah</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B0 Bit rate control register 1</td>
<td>UCB0BR1</td>
<td>Read/write</td>
<td>06Bh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B0 status register</td>
<td>UCB0STAT</td>
<td>Read/write</td>
<td>06Dh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B0 Receive buffer register</td>
<td>UCB0RXBUF</td>
<td>Read</td>
<td>06Eh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B0 Transmit buffer register</td>
<td>UCB0TXBUF</td>
<td>Read/write</td>
<td>06Fh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>SFR interrupt enable register 2</td>
<td>IE2</td>
<td>Read/write</td>
<td>001h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>SFR interrupt flag register 2</td>
<td>IFG2</td>
<td>Read/write</td>
<td>003h</td>
<td>00Ah with PUC</td>
</tr>
</tbody>
</table>
### SPI Registers (cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Short Form</th>
<th>Register Type</th>
<th>Address</th>
<th>Initial State</th>
</tr>
</thead>
<tbody>
<tr>
<td>USCI_A1 control register 0</td>
<td>UCA1CTL0</td>
<td>Read/write</td>
<td>0D0h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 control register 1</td>
<td>UCA1CTL1</td>
<td>Read/write</td>
<td>0D1h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_A1 Baud rate control register 0</td>
<td>UCA1BR0</td>
<td>Read/write</td>
<td>0D2h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 Baud rate control register 1</td>
<td>UCA1BR1</td>
<td>Read/write</td>
<td>0D3h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 modulation control register</td>
<td>UCA1MCTL</td>
<td>Read/write</td>
<td>0D4h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 status register</td>
<td>UCA1STAT</td>
<td>Read/write</td>
<td>0D5h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 Receive buffer register</td>
<td>UCA1RXBUF</td>
<td>Read</td>
<td>0D6h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1 Transmit buffer register</td>
<td>UCA1TXBUF</td>
<td>Read/write</td>
<td>0D7h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B1 control register 0</td>
<td>UCB1CTL0</td>
<td>Read/write</td>
<td>0D8h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_B1 control register 1</td>
<td>UCB1CTL1</td>
<td>Read/write</td>
<td>0D9h</td>
<td>001h with PUC</td>
</tr>
<tr>
<td>USCI_B1 Bit rate control register 0</td>
<td>UCB1BR0</td>
<td>Read/write</td>
<td>0DAh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B1 Bit rate control register 1</td>
<td>UCB1BR1</td>
<td>Read/write</td>
<td>0DBh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B1 status register</td>
<td>UCB1STAT</td>
<td>Read/write</td>
<td>0DDh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B1 Receive buffer register</td>
<td>UCB1RXBUF</td>
<td>Read</td>
<td>0DEh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_B1 Transmit buffer register</td>
<td>UCB1TXBUF</td>
<td>Read/write</td>
<td>0DFh</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1/B1 interrupt enable register</td>
<td>UC1IE</td>
<td>Read/write</td>
<td>006h</td>
<td>Reset with PUC</td>
</tr>
<tr>
<td>USCI_A1/B1 interrupt flag register</td>
<td>UC1IFG</td>
<td>Read/write</td>
<td>007h</td>
<td>00Ah with PUC</td>
</tr>
</tbody>
</table>
### UCxCTL0, USCI_Ax Control Register 0

UCBxCTL0, USCI_Bx Control Register 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>UCCKPH Clock phase select. Bit 7</td>
</tr>
<tr>
<td>6</td>
<td>UCCKPL Clock polarity select. Bit 6</td>
</tr>
<tr>
<td>5</td>
<td>UCMSB MSB first select. Controls the direction of the receive and transmit</td>
</tr>
<tr>
<td></td>
<td>shift register. Bit 5</td>
</tr>
<tr>
<td>4</td>
<td>UC7BIT Character length. Selects 7-bit or 8-bit character length. Bit 4</td>
</tr>
<tr>
<td>3</td>
<td>UCMST Master mode select. Bit 3</td>
</tr>
<tr>
<td>2-1</td>
<td>UCMODEx Bits. The UCMODEx bits select the synchronous mode when UCSYNC = 1.</td>
</tr>
<tr>
<td>0</td>
<td>UCSYNC Synchronous mode enable. Bit 0</td>
</tr>
</tbody>
</table>

- UCCKPH: Bit 7, Clock phase select. 
  - 0: Data is changed on the first UCLK edge and captured on the following edge.
  - 1: Data is captured on the first UCLK edge and changed on the following edge.

- UCCKPL: Bit 6, Clock polarity select.
  - 0: The inactive state is low.
  - 1: The inactive state is high.

- UCMSB: Bit 5, MSB first select. Controls the direction of the receive and transmit shift register.
  - 0: LSB first
  - 1: MSB first

- UC7BIT: Bit 4, Character length. Selects 7-bit or 8-bit character length.
  - 0: 8-bit data
  - 1: 7-bit data

- UCMST: Bit 3, Master mode select.
  - 0: Slave mode
  - 1: Master mode

- UCMODEx: Bits 2-1, USCI Mode. The UCMODEx bits select the synchronous mode when UCSYNC = 1.
  - 00: 3-Pin SPI
  - 01: 4-Pin SPI with UCxSTE active high; slave enabled when UCxSTE = 1
  - 10: 4-Pin SPI with UCxSTE active low; slave enabled when UCxSTE = 0
  - 11: I²C Mode

- UCSYNC: Bit 0, Synchronous mode enable.
  - 0: Asynchronous mode
  - 1: Synchronous Mode
**UCAxCTL1, USCI_Ax Control Register 1**

**UCBxCTL1, USCI_Bx Control Register 1**

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCSSELx</td>
<td>Unused</td>
<td>UCSWRST</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **UCSSELx** Bits 7-6
  - USCI clock source select. These bits select the BRCLK source clock in master mode. UCxCLK is always used in slave mode.
  - 00: NA
  - 01: ACLK
  - 10: SMCLK
  - 11: SMCLK

- **Unused** Bits 5-1
  - Unused in synchronous mode (UCSYNC=1).

- **UCSWRST** Bit 0
  - Software reset enable
  - 0: Disabled. USCI reset released for operation.
  - 1: Enabled. USCI logic held in reset state.
Demo #1 (SPI Master)

// Description: SPI master talks to SPI slave using 3-wire mode. Incrementing
data is sent by the master starting at 0x01. Received data is expected to
be same as the previous transmission. USCI RX ISR is used to handle
communication with the CPU, normally in LPM0. If high, P5.1 indicates
valid data reception. Because all execution after LPM0 is in ISRs,
initialization waits for DCO to stabilize against ACLK.
ACLK = 32.768kHz, MCLK = SMCLK = DCO ~ 1048kHz. BRCLK = SMCLK/2

Use with SPI Slave Data Echo code example. If slave is in debug mode, P5.2
slave reset signal conflicts with slave's JTAG; to work around, use IAR's
"Release JTAG on Go" on slave device. If breakpoints are set in
slave RX ISR, master must stopped also to avoid overrunning slave
RXBUF.

MSP430FG4619
-----------------
/  \|  XIN|-
|   |  |  32kHz xtal
| ---|RST XOUT|--
|   |  |
P7.1|-> Data Out (UCA0SIMO)
|   |
| LED <->|P5.1 P7.2|<- Data In (UCA0SOMI)
|   |
| Slave reset <->|P5.2 P7.3|-> Serial Clock Out (UCA0CLK)

K. Quiring/ M. Mitchell
Texas Instruments Inc.
October 2006
Built with CCE Version: 3.2.0 and IAR Embedded Workbench Version: 3.41A

*****************************************************************************/
#include <msp430xG46x.h>

unsigned char MST_Data, SLV_Data;

void main(void) {
    volatile unsigned int i;
    WDTCTL = WDTPW + WDTHOLD; // Stop watchdog timer
    FLL_CTL0 |= XCAP14PF; // Configure load caps
    // Wait for xtal to stabilize
    do {
        IFG1 &= ~OFIFG; // Clear OSCFault flag
        for (i = 0x47FF; i > 0; i--); // Time for flag to set
    } while ((IFG1 & OFIFG)); // OSCFault flag still set?

    for(i=2100;i>0;i--); // Now with stable ACLK, wait for
    P5OUT = 0x04; // P5 setup for LED and slave reset
    P5DIR |= 0x06; //
    P7SEL |= 0x0E; // P7.3,2,1 option select
    UCA0CTL0 |= UCMST + UCSYNC + UCCKPL + UCMSB; //3-pin, 8-bit SPI master
    UCA0CTL1 |= UCSSEL_2; // SMCLK
    UCA0BR0 = 0x02; // /2
    UCA0BR1 = 0; //
    UCA0MCTL = 0; // No modulation
    UCA0CTL1 &= ~UCSWRST; // **Initialize USCI state machine**
    IE2 |= UCA0RXIE; // Enable USCI_A0 RX interrupt
    P5OUT &= ~0x04; // Now with SPI signals initialized,
    P5OUT |= 0x04; // reset slave

    for(i=50;i>0;i--); // Wait for slave to initialize

    MST_Data = 0x001; // Initialize data values
    SLV_Data = 0x000; //

    UCA0TXBUF = MST_Data; // Transmit first character
    _BIS_SR(LPM0_bits + GIE); // CPU off, enable interrupts
```c
#define vector=USCIAB0RX_VECTOR
__interrupt void USCIA0RX_ISR (void)
{
    volatile unsigned int i;

    while (!(IFG2 & UCA0TXIFG)); // USART1 TX buffer ready?
    if (UCA0RXBUF==SLV_Data) // Test for correct character RX'd
        P5OUT |= 0x02; // If correct, light LED
    else
        P5OUT &= ~0x02; // If incorrect, clear LED

    MST_Data++; // Increment data
    SLV_Data++; // Send next value
    UCA0TXBUF = MST_Data;
    for(i=30;i>0;i--); // Add time between transmissions to
    // make sure slave can keep up
```
Demo #1 (SPI Slave)

MSP430xG46x Demo - USCI_A0, SPI 3-Wire Slave Data Echo

Description: SPI slave talks to SPI master using 3-wire mode. Data received from master is echoed back. USCI RX ISR is used to handle communication, CPU normally in LPM4. Prior to initial data exchange, master pulses slaves RST for complete reset.

ACLK = 32.768kHz, MCLK = SMCLK = DCO ~ 1048kHz

Use with SPI Master Incremented Data code example. If the slave is in debug mode, the reset signal from the master will conflict with slave's JTAG; to work around, use IAR's "Release JTAG on Go" on slave device. If breakpoints are set in slave RX ISR, master must stopped also to avoid overrunning slave RXBUF.

K. Quiring/ M. Mitchell
Texas Instruments Inc.
October 2006

Built with CCE Version: 3.2.0 and IAR Embedded Workbench Version: 3.41A
Demo #1 (SPI Slave)

```c
#include <msp430xG46x.h>

void main(void) {
    volatile unsigned int i;

    WDTCTL = WDTPW+WDTHOLD;                   // Stop watchdog timer
    FLL_CTL0 |= XCAP14PF;                     // Configure load caps

    // Wait for xtal to stabilize
    do {
        IFG1 &= ~OFIFG;                       // Clear OSCFault flag
        for (i = 0x47FF; i > 0; i--);        // Time for flag to set
    } while ((IFG1 & OFIFG));               // OSCFault flag still set?

    for(i=2100;i>0;i--);                    // Now with stable ACLK, wait for
    while(!(P7IN&0x08));                    // DCO to stabilize.

    if (clock sig from mstr stays low,  // it is not yet in SPI mode
        // P7.3,2,1 option select
        P7SEL  |= 0x00E;
        // **Put state machine in reset**
        UCA0CTL1 = UCSWRST;
        // **Initialize USCI state machine**
        UCA0CTL0 |= UCSYNC+UCCKPL+UCMSB;
        // 3-pin, 8-bit SPI master
        UCA0CTL1 &= ~UCSWRST;
        // Enable Initialization USCI state machine
        IE2 |= UCA0RXIE;

    _BIS_SR(LPM4_bits + GIE);              // Enter LPM4, enable interrupts

    // Echo character
    #pragma vector=USCIAB0RX_VECTOR
    __interrupt void USCIA0RX_ISR (void) {
        while (!(IFG2 & UCA0TXIFG));       // USCI_A0 TX buffer ready?
        UCA0TXBUF = UCA0RXBUF;
    }
}
```
I²C: Inter-Integrated Circuit Bus

- I²C – introduced by Philips (NXP) Semiconductors
  - a.k.a. two-wire interface
- True bus, with well-defined specification
- Two bidirectional lines
  - SDA: Serial Data
  - SCL: Serial Clock
- More complex than SPI, more HW resources (e.g., in USCI_B), slower than SPI
**I²C Operation**

- Each I²C device is recognized by a unique address and can operate as either a transmitter or a receiver.
- A device connected to the I²C bus can be considered as the master or the slave when performing data transfers
  - A master initiates a data transfer and generates the clock signal SCL.
  - Any device addressed by a master is considered a slave.
- I²C uses two bidirectional lines connected to a positive supply voltage through a pullup transistor (wired-and)
  - Serial data pin (SDA)
  - Serial clock pin (SCL)
I²C Serial Transfer

• One clock pulse is generated by the master device for each data bit transferred. The I²C mode operates with byte data. Data is transferred most significant bit first.

• The first byte after a START condition consists of a 7-bit slave address and the R/#W bit
  • When R/#W = 0, the master transmits data to a slave.
  • When R/#W = 1, the master receives data from a slave.

• The ACK bit is sent from the receiver after each byte on the 9th SCL clock.
I²C Serial Transfer (cont’d)

- START and STOP conditions are generated by the master.
- A START condition is a high-to-low transition on the SDA line while SCL is high.
- A STOP condition is a low-to-high transition on the SDA line while SCL is high.
- The bus busy bit, UCBBUSY, is set after a START and cleared after a STOP.
- Data on SDA must be stable during the high period of SCL.
  - The high and low state of SDA can only change when SCL is low, otherwise START or STOP conditions will be generated.
Hardware for I²C

SDA (serial data line)

SCL (serial clock line)

VCC

pull-up resistors, $R_p$

(a) master

(b) slave

(c) simpler slave
Master Reads from a Slave

- **Start Condition**
- **Address Transmitted by Master**
- **Read Bit by Master**
- **Acknowledgment by Slave**
- **Read SDA**
- **Write SDA**
- **SDA Must Be Stable**
- **SDA May Change**
- **Data Transmitted by Slave**
- **No Acknowledgment by Master**
- **Stop Condition**

---

**Introduction**

**UART**

**UART Demos**

**RS232**

**SPI**

**I^2C**
I²C Addressing Modes

**Figure 21–5. I²C Module 7-Bit Addressing Format**

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>1</th>
<th>8</th>
<th>1</th>
<th>8</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Slave Address</td>
<td>R/W</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
<td>Data</td>
</tr>
</tbody>
</table>

**Figure 21–6. I²C Module 10-Bit Addressing Format**

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>1</th>
<th>8</th>
<th>1</th>
<th>8</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Slave Address 1st byte</td>
<td>R/W</td>
<td>ACK</td>
<td>Slave Address 2nd byte</td>
<td>ACK</td>
<td>Data</td>
</tr>
</tbody>
</table>

**Figure 21–7. I²C Module Addressing Format with Repeated START Condition**

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>1</th>
<th>8</th>
<th>1</th>
<th>Any</th>
<th>1</th>
<th>1</th>
<th>8</th>
<th>1</th>
<th>Any</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Slave Address</td>
<td>R/W</td>
<td>ACK</td>
<td>Data</td>
<td>ACK</td>
<td>S</td>
<td>Slave Address</td>
<td>R/W</td>
<td>ACK</td>
<td>Data</td>
</tr>
</tbody>
</table>

Any Number

720.0x540.0
Slave Transmitter Mode

- Slave transmitter mode is entered when the slave address transmitted by the master is identical to its own address with a set R/W bit (read).
- The USCI module is automatically configured as a transmitter and UCTR and UCBxTXIFG become set
  - The slave transmitter shifts the serial data out on SDA with the clock pulses that are generated by the master device
- The slave device does not generate the clock, but it will hold SCL low while intervention of the CPU is required after a byte has been transmitted.
- The SCL line is held low until the first data to be sent is written into the transmit buffer UCBxTXBUF. Then the address is acknowledged, the UCSTTIFG flag is cleared, and the data is transmitted.
Slave Transmitter Mode (cont’d)

• The SCL line is held low until the first data to be sent is written into the transmit buffer UCBxTXBUF. Then the address is acknowledged, the UCSTTIFG flag is cleared, and the data is transmitted.

• As soon as the data is transferred into the shift register the UCBxTXIFG is set again. After the data is acknowledged by the master the next data byte written into UCBxTXBUF is transmitted or if the buffer is empty the bus is stalled during the acknowledge cycle by holding SCL low until new data is written into UCBxTXBUF.

• If the master sends a NACK succeeded by a STOP condition the UCSTPIFG flag is set. If the NACK is succeeded by a repeated START condition the USCI I2C state machine returns to its address-reception state.
Slave Transmitter Mode

Figure 21–9. $I^2C$ Slave Transmitter Mode

- Reception of own address and transmission of data bytes
  - $UCTR=1$ (Transmitter)
  - $UCSTTIFG=1$
  - $UCBxTXIFG=1$
  - $UCSTIFG=0$
  - $UCBxTXBUF$ discarded

- Bus stalled (SCL held low) until data available
  - Write data to $UCBxTXBUF$

- Repeated start – continue as slave transmitter
  - $UCTR=0$ (Receiver)
  - $UCSTTIFG=1$

- Arbitration lost as master and addressed as slave
  - $UCALIFG=1$
  - $UCMST=0$
  - $UCTR=1$ (Transmitter)
  - $UCSTTIFG=1$
  - $UCBxTXIFG=1$
  - $UCBxTXBUF$ discarded

- Bits set or reset by software
- Bits set or reset by hardware
Slave Receiver Mode

- Slave receiver mode is entered when the slave address transmitted by the master is identical to its own address and a cleared R/#W bit is received.
- The USCI module is automatically configured as a receiver and UCTR is cleared. After the first data byte is received the receive interrupt flag UCBxRXIFG is set.
- Serial data bits received on SDA are shifted in with the clock pulses that are generated by the master device
  - The slave device does not generate the clock, but it can hold SCL low if intervention of the CPU is required after a byte has been received.
- The USCI module automatically acknowledges the received data and can receive the next data byte.
- If the previous data was not read from the receive buffer UCBxRXBUF at the end of a reception, the bus is stalled by holding SCL low. As soon as UCBxRXBUF is read the new data is transferred into UCBxRXBUF, an acknowledge is sent to the master, and the next data can be received.
Slave Receiver Mode (cont’d)

- Setting the UCTXNACK bit causes a NACK to be transmitted to the master during the next acknowledgment cycle. A NACK is sent even if UCBxRXBUF is not ready to receive the latest data.

- If the UCTXNACK bit is set while SCL is held low the bus will be released, a NACK is transmitted immediately, and UCBxRXBUF is loaded with the last received data.

- Since the previous data was not read that data will be lost. To avoid loss of data the UCBxRXBUF needs to be read before UCTXNACK is set.

- When the master generates a STOP condition the UCSTPIFG flag is set.

- If the master generates a repeated START condition the USCI I2C state machine returns to its address reception state.
Slave Receiver Mode

Figure 21–10. \textit{I}^2\textit{C} Slave Receiver Mode

- Reception of own address and data bytes. All are acknowledged.
- Last byte is not acknowledged.
- Reception of the general call address.
- Arbitration lost as master and addressed as slave.

Bus stalled (SCL held low) if UCBxRXBUF not read.

Read data from UCBxRXBUF.

Refer to Slave Transmitter Timing Diagram.